# Vidyavardhini's College of Engineering & Technology Department of Artificial Intelligence and Data Science

| Experiment No. 2                   |
|------------------------------------|
| Basic gates using universal gates. |
| Name: OM PATIL                     |
| Roll Number: 43                    |
| Date of Performance:               |
| Date of Submission:                |



Vidyavardhini's College of Engineering & Technology

Department of Artificial Intelligence and Data Science

tatio

Aim - To realize the gates using universal gates.

### Objective

- 1) To study the realization of basic gates using universal gates.
- 2) Understanding how to construct any combinational logic function using NAND or NOR gates only. Theory -

AND, OR, NOT is called basic gates as their logical operation cannot be simplified further. NAND and NOR are called universal gates as using only NAND or only NOR, any logic function can be implemented.

Components required 1. IC's 7400(NAND) 7402(NOR) 2. Bread Board.

3. Connecting wires.

Circuit Diagram -

## Vidyavardhini's College of Engineering & Technology

Department of Artificial Intelligence and Data Science



# Vidyavardhini's College of Engineering & Technology

Department of Artificial Intelligence and Data Science



# Vidyavardhini's College of Engineering & Technology

Department of Artificial Intelligence and Data Science

In-implementation using NOR gate:



| A | Y |
|---|---|
| 0 | 1 |
| 1 | 0 |

(b) AND gate:

$$Y = A \cdot B$$



| A | В | Y |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |

(c) OR gate:

$$Y = A + B$$



| A | В | Y |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 1 |

(d) NAND gate:

$$Y = (AB)'$$



| A | В | Y |
|---|---|---|
| 0 | 0 | 1 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |

(e) Ex-NOR gate:

$$Y = A \odot B = (A \oplus B)'$$

| A | В | Y |
|---|---|---|



| О | o | 1 |
|---|---|---|
| О | 1 | o |
| 1 | o | О |
| 1 | 1 | 1 |

# Vidyavardhini's College of Engineering & Technology Department of Artificial Intelligence and Data Science



# Vidyavardhini's College of Engineering & Technology

### Department of Artificial Intelligence and Data Science

#### Screenshort:



Procedure: Connections are made as per the circuit diagrams. By applying the inputs, the outputs are observed and the operations are verified with the help of truth table.

Conclusion - The experiment showcased using NAND or NOR gates to simulate AND, OR, and NOT gates, highlighting their versatility in digital logic design. Universal gates simplify circuitry and enable complex logic functions with fewer components.

CSL302: Computer Organization Architecture Lab

CSL302:

# Vidyavardhini's College of Engineering & Technology

## Department of Artificial Intelligence and Data Science

Computer Organization Architecture Lab